

# SINGLE CHIP ORGAN (SOLO + ACCOMPANIMENT)

- SIMPLE KEY SWITCH REQUIREMENTS FOR 61 KEYS, IN A MATRIX OF 12 x 6
- LOW TIME REQUIRED FOR SCANNING CYCLE OF 576 μsec.
- ACCEPTANCE OF ALL KEYS PRESSED
- TWO KEYBOARD FORMATS: 61 KEYS (SOLO) OR 24 + 37 (M108), 17 + 44 (M208) KEYS (ACC. + SOLO) WITH POSSIBILITY OF AUTOMATIC CHORDS OF THE "AC-COMPANIMENT" SECTION TOP OCTAVE SYNTHESIZER INCORPORATED FOR GENERATION OF 3 "FOOTAGES"
- MORE THAN ONE CHIP CAN BE EM-PLOYED WITH SYNCHRONIZATION THROUGH THE RESET INPUT
- SEPARATED ANALOG OUTPUTS (FOR EACH FOOT) FOR "SOLO", "ACC" AND "BASS" SECTIONS (SQUARE WAVE 50% D.C.) WITH AVERAGE VALUE CONSTANT
- INTERNAL ANTI-BOUNCE CIRCUITS
- KEY DOWN AND TRIGGER OUTPUTS FOR "SOLO", "ACC." AND "BASS" SEC-TIONS
- SUSTAIN FOR THE LAST KEYS RELEASED IN THE "SOLO" SECTION
- CHOICE OF OPERATING MODE IN "ACC." SECTION
  - MANUAL, WITH OR WITHOUT MEMORIZATION OF THE SELECTED KEYS (FREE CHORDS WITH ALTERNATE BASS)

- AUTOMATIC, WITH OR WITHOUT MEM-ORIZATION OF THE SELECTED KEY (PRIORITY TO THE LEFT FOR AUTO-MATIC CHORDS AND BASS ARPEGGIO)
- MULTIPLE CHOICE POSSIBILITY ON THE CHORDS IN AUTOMATIC MODE
  - MAJOR OR MINOR THIRD
  - WITH OR WITHOUT SEVENTH
- LOW DISSIPATION OF ≤ 600 mW
- STANDARDS SINGLE SUPPLY OF +12V ± 5%
- INPUTS PROTECTED FROM ELECTRO-STATIC DISCHARGES

The M108 and M208 are realized on a single monolithic chip using N-channel silicon gate technology.

They are available in a 40 lead dual in-line plastic package.



#### ABSOLUTE MAXIMUM RATINGS

| $V_{DD}$  | Source supply voltage       | -0.3 to +20 | V  |
|-----------|-----------------------------|-------------|----|
| $V_i$     | Input voltage               | -0.3 to +20 | V  |
| Io        | Output current (at any pin) | 3           | mA |
| $T_{stg}$ | Storage temperature         | -65 to 150  | °C |
| $T_{op}$  | Operating temperature       | 0 to 50     | °C |
|           |                             |             |    |

June 1988 1/10

#### PIN CONNECTIONS

| <b>∗</b> <sup>v</sup> ss | ¢ | 1  | 40       | þ | MCK        |
|--------------------------|---|----|----------|---|------------|
| RESET                    | Ç | 2  | 39       | þ | TCK        |
| 8th/7th                  |   | 3  | 38       | þ | В1         |
| 475th                    | ¢ | 4  | 37       | þ | B2         |
| 873rd                    |   |    | 36       | þ | В3         |
| 161 ROOT                 | þ | 6  | 35       | þ | <b>B</b> 4 |
| BASS                     | þ | 7  | 34       | þ | <b>B</b> 5 |
| A                        |   | 8  | 33       | þ | B6         |
| В                        | þ | 9  | 32       | þ | FI         |
| С                        | d | 10 | 31       | þ | F2         |
| NPA                      | d | 11 | 30       | þ | F3         |
| TDB                      | þ | 12 | 29       | þ | F4         |
| TDS                      | þ | 13 | 28       | þ | F5         |
| KPA                      | þ | 14 | 27       | þ | F6         |
| KPS                      | þ | 15 | 26       | þ | F7         |
| 16'                      | þ | 16 | 25       | þ | F8         |
| 8'                       | þ | 17 | 24       | þ | F9         |
| 4'                       | þ | 18 | 23       | þ | F10        |
| TEST                     | þ | 19 | 22       | þ | F 11       |
| ** <sup>V</sup> DD       | þ | 20 | 21       | þ | F12        |
|                          | ١ |    | 5-3367/1 | ı |            |
|                          |   |    |          |   |            |

- $^{\star}$  V<sub>SS</sub> is the lowest supply voltage
- \*\* V<sub>DD</sub> is the highest supply voltage

## **BLOCK DIAGRAM**



#### GENERAL CHARACTERISTICS

The caracteristics of the M208 are similar to those of the M108; the only difference is the keyboard split, which is 24+37 for the M108 and 17+44 for the M208 when used in "accompaniment + solo" mode.

The circuit comprises:

- a) 2 pins for clock input: one for the matrix scanning, the other for the incorporated T.O.S.; by connecting both the clock inputs to the same matrix scanning clock (1000.12 KHz), the three "footages" generated are 1ô', 8' and 4'.
- b) 6 inputs from the octave bars (keyboard and control scanning).
- c) 3 multiplexed data inputs for addressing the bass selection. These inputs normally come from the outputs of an external memory (negative or positive logic with control inside the chip)
- d) 8 signal outputs divided by section: 3 for the "SOLO" section (16', 8', 4'), 4 for the "ACC." section (16' or root, 8' or 3rd, 4' or 5th, 8th/7th according to operating mode), 1 for the bass
- e) 12 outputs for the matrix scanning
- f) 5 "trigger" and "key down" outputs: KPS (key pressed "SOLO"), TDS (trigger decay "SOLO"), KPA (key pressed "ACC."), NPA (pitch present in "ACC." outputs), TDB (trigger decay "BASS") respectively. These outputs, in conjunction with an external time constant, allow the formation of the envelope of the sustain and percussion effects. The duration of the trigger pulses is ≈ 9 msec.
- g) 1 input (reset) to synchronize the device or more than one device (with the same keyboard scanning and using a single contact per key).
  The reset action, provided by an external circuit, is of the "POWER ON RESET" (high active) type and its duration must be ≅ 0.5 msec.
- h) 1 TEST pin (in use it must be connected to V<sub>DD</sub>)
- i) 2 supply pins.

## MATRIX ORGANIZATION (Keyboard and controls)

| A108/208                                |                  |                       |                  | M108/2           | 08 Octave             | bar inputs                   |
|-----------------------------------------|------------------|-----------------------|------------------|------------------|-----------------------|------------------------------|
| Matrix<br>outputs                       | В <sub>1</sub>   | <b>B</b> <sub>2</sub> | В <sub>3</sub>   | B <sub>4</sub>   | <b>B</b> <sub>5</sub> | <b>B</b> <sub>6</sub>        |
| $\overline{F_1}$                        | $c_1$            | C <sub>2</sub>        | C <sub>3</sub>   | C <sub>4</sub>   | C <sub>5</sub>        | C <sub>6</sub>               |
|                                         | C <sub>1</sub> # | C <sub>2</sub> #      | C <sub>3</sub> # | C <sub>4</sub> # | C <sub>5</sub> #      | 7th OFF/7th ON               |
| $\frac{\overline{F}_2}{\overline{F}_3}$ | $D_1$            | $D_2$                 | $D_3$            | $D_4$            | $D_5$                 | 3rd+/3rd-                    |
| F <sub>4</sub>                          | D <sub>1</sub> # | D <sub>2</sub> #      | D <sub>3</sub> # | D4#              | D <sub>5</sub> #      | Sust. OFF/Sust. ON           |
| F <sub>5</sub>                          | E <sub>1</sub>   | E <sub>2</sub>        | E <sub>3</sub>   | E <sub>4</sub>   | E <sub>5</sub>        | Latch/Latch                  |
| F <sub>6</sub>                          | F <sub>1</sub>   | F <sub>2</sub>        | F <sub>3</sub>   | F <sub>4</sub>   | F <sub>5</sub>        | Man/Auto                     |
| F <sub>7</sub>                          | F <sub>1</sub> # | F <sub>2</sub> #      | F <sub>3</sub> # | F4#              | F <sub>5</sub> #      | 61/24 + 37 (17 + 44)         |
| F <sub>8</sub>                          | $G_1$            | $G_2$                 | $G_3$            | $G_4$            | G <sub>5</sub>        | Antibounce ON/Antibounce OFF |
| F <sub>9</sub>                          | G <sub>1</sub> # | G <sub>2</sub> #      | G <sub>3</sub> # | G4#              | G <sub>5</sub> #      | ROM Low/ROM High             |
| F <sub>10</sub>                         | $A_1$            | $A_2$                 | A <sub>3</sub>   | A <sub>4</sub>   | A <sub>5</sub>        |                              |
| F <sub>11</sub>                         | A <sub>1</sub> # | A <sub>2</sub> #      | A <sub>3</sub> # | A4#              | A <sub>5</sub> #      |                              |
| F <sub>12</sub>                         | B <sub>1</sub>   | B <sub>2</sub>        | В3               | B <sub>4</sub>   | B <sub>5</sub>        |                              |

 $C_1$  is the first key on the left,  $C_6$  is the last key on the right of the keyboard.

The main feature of this chip is the possibility of formating the keyboard either with 61 keys (only "SOLO" without automatism) or separating it into two sections ("ACCOMPANIMENT + SOLO") with the possibility of chord and bass automatic in the first section.

#### **FEATURES**

- a) The "61/24 + 37" (17 + 44) control chooses the keyboard operating mode, i.e. the whole keyboard dedicated to "SOLO" or 24 (17) keys dedicated to "ACCOMPANIMENT" and 37 (44) to "SOLO".
- b) The "Man/Auto" control, which operates only in case of "ACC.+ SOLO", chooses the manual or the automatic accompaniment.
- c) The "Sust OFF/Sust ON" allows the storage of the "SOLO" section and handles the whole keyboard or 37 (44) keys depending on the operating mode.
- d) The "Latch/Latch" similarly allows the storage of the "ACC." section and operates in "ACC. + SOLO" only.
- e) The "3rd+/3rd-" which operates only in case of "ACC. + SOLO" and "AUTOMATIC", changes the automatic chord generated from major to minor or viceversa.
- f) The "7th OFF/7th ON" adds the seventh to the automatic chord generated.
- g) The "Antibounce ON/Antibounce OFF" disables the antibounce circuit which is usually enabled.
- h) The "ROM Low/ROM High" selects between ROMs with return to "1" (Low active) or with return to "0" (High active). Usually the chip is enabled for ROMs with return to "1" (Low active).

### "SOLO" Operation

In this case the chip recognizes the whole keyboard as "SOLO" and does not read the controls which concern the "ACC, + SOLO" operation.

The chip identifies all the keys pressed and transfers to the outputs of each section (ACC. and SOLO) the analog sum of corresponding pitches.

The outputs are current generators with average value constant, therefore it is sufficient to connect the pins to one load and send the signals on to the filters.

In the case of "Sustain OFF" each new key pressed or released is accepted or deleted in a time  $\leq$  576  $\mu$ sec. In the case of "Sustain ON" the chip has a different operation according to whether the new key (keys) is pressed or released: each new key pressed is always accepted in a time  $\leq$  576  $\mu$ sec., whereas each key released is deleted with a delay of 73 msec. and only if there are still keys pressed.

In fact, if after the 73 msec. there are no keys pressed, the last key (or keys) released remains stored until new keys are pressed.

In this mode it is possible to have Sustain, with external envelope shaping, for the last keys (or key) released.

The pitch envelope is controlled by a D.C. signal KPS (any key pressed) and there is also an A.C. signal TDS (trigger decay "SOLO") which provides a pulse whenever a key is pressed.

An appropriate antibounce circuit, inside the chip, solves the problems associated with the keyboard contacts.

### "SOLO + ACCOMPANIMENT" Operation

In this case the chip identifies the "ACCOMPANIMENT" on the first 24 (17) keys on the left, and the "SOLO" on the remaining 37 (44) keys and reads all the controls which concern the "ACC." section. The "SOLO" function is identical to "61 keys" mode, but for the "ACC." section there are two possibilities:

#### A) MANUAL

The chip identifies which keys are pressed in the "ACC." section, and transfers to the "ACC." outputs the analog sum of the corresponding pitches.

The "ACC." section is fully independent of the "SOLO" section and the signals (if there is no "LATCH") remain at the output only while the keys are pressed even if there is "SUSTAIN ON".

The "BASS" section gives at the bass output an alternating bass between the first on the left and the first on the right of the keys pressed in the "ACC." section; the pitch switching timing is dependent on an external ROM (3 bits).

The "LATCH" control stores the last keys released and the output signals, including the bass output, remain until new keys are pressed.

The TDB (trigger decay "BASS") output gives a pulse corresponding to every output change; there are also two D.C. signals, KPA (any key pressed accompaniment) and NPA (pitches in output accompaniment) relative only to the "ACC." section.

The first of these signals (analogous to  $\overline{KPS}$ ) concerns the keyboard and does not consider the "LATCH" condition.

The second on the contrary concerns the "ACC." output and considers the "LATCH" condition.

#### B) AUTOMATIC

The chip recognizes in the "ACC." section only the first on the left of the keys pressed and, according to the setting of the following controls, produces a major or minor chord with or without seventh only the 4' footage but with separated outputs for root, third, fifth and eighth (or seventh if the chord is with seventh).

The bass section gives the bass arpeggio among root, third, fourth, fifth, sixth, seventh and eighth with pitch switching dependent on an external ROM (3 bits).

In automatic mode the two octaves of the "ACC." section inside the chip are connected in parallel both for the chord and for the bass; therefore by pressing anyone of the two keys of the same note the chip generates the same chord.

The "LATCH" control stores the major chord and the bass pitches (until new keys are pressed); the modification of the chord stored (from major to minor, addition of seventh) is always possible by operating the proper controls: by releasing these controls the chord becomes major again.

It is possible to delete the stored pitches both is manual and in "AUTOMATIC" mode by a Latch control signal.

Once again there are KPA, NPA, and TDB information; however the TDB pulse, which normally appears at each arrival of the ROM codes, does not appear if there are no pitches in the "ACC." (and bass) outputs or, in the case of alternate bass (in manual mode) if the codes indicate conditions of indifference.

#### RECOMMENDED OPERATING CONDITIONS

| Parameter       |                        | Test conditions | Min. | Тур. | Max. | Unit        |
|-----------------|------------------------|-----------------|------|------|------|-------------|
| V <sub>SS</sub> | Lowest supply voltage  |                 | 0    |      | 0    | <b>&gt;</b> |
| V <sub>DD</sub> | Highest supply voltage |                 | 11.4 | 12   | 12.6 | ٧           |

# **BASS TRUTH TABLES**

## LOW ACTIVE

| M | External  Memory Code |   | Memory Code Bass Arpeggio Output |                  |  | Alternate Bass Output |
|---|-----------------------|---|----------------------------------|------------------|--|-----------------------|
| С | В                     | Α | (Automatic mode)                 | (Manual mode)    |  |                       |
| 1 | 1                     | 1 | No change                        | No change        |  |                       |
| 1 | 1                     | 0 | Root                             | 1st on the left  |  |                       |
| 1 | 0                     | 1 | 3rd                              |                  |  |                       |
| 1 | 0                     | 0 | 4th                              |                  |  |                       |
| 0 | 1                     | 1 | 5th                              | 1st on the right |  |                       |
| 0 | 1                     | 0 | 6th                              |                  |  |                       |
| 0 | 0                     | 1 | 7th                              |                  |  |                       |
| 0 | 0                     | 0 | 8th                              |                  |  |                       |
|   |                       |   |                                  |                  |  |                       |

## HIGH ACTIVE

| Me | External<br>femory Code |   | Bass Arpeggio Output | Alternate Bass Output |
|----|-------------------------|---|----------------------|-----------------------|
| С  | В                       | Α | (Automatic mode)     | (Manual mode)         |
| 0  | 0                       | 0 | No change            | No change             |
| 0  | 0                       | 1 | Root                 | 1st on the left       |
| 0  | 1                       | 0 | 3rd                  |                       |
| 0  | 1                       | 1 | 4th                  |                       |
| 1  | 0                       | 0 | 5th                  | 1st on the right      |
| 1  | 0                       | 1 | 6th                  |                       |
| 1  | 1                       | 0 | 7th                  |                       |
| 1  | 1                       | 1 | 8th                  |                       |

**STATIC ELECTRICAL CHARACTERISTICS** (Positive Logic,  $V_{DD} = +12V \pm 5\%$ ,  $V_{SS} = 0V$ ,  $T_{amb} = 0$  to  $70^{\circ}$ C unless otherwise specified)

Test conditions

|                 | r ar ameter           | 1 est conditions                                | IVIII.             | Typ. | Wax.                 | Omit     |
|-----------------|-----------------------|-------------------------------------------------|--------------------|------|----------------------|----------|
| INPUT           | SIGNALS               |                                                 |                    |      |                      |          |
| V <sub>IH</sub> | Input high voltage    | Note 1                                          | V <sub>DD</sub> -1 |      | V <sub>DD</sub>      | ٧        |
|                 |                       | Note 2                                          | 4                  |      | 18                   | >        |
|                 |                       | Note 3                                          | V <sub>DD</sub> -2 |      | V <sub>DD</sub>      | >        |
| V <sub>IL</sub> | Input low voltage     | Note 1                                          | V <sub>SS</sub>    |      | V <sub>SS</sub> +1   | ٧        |
|                 |                       | Note 2                                          | V <sub>SS</sub>    |      | V <sub>SS</sub> +0.6 | <b>V</b> |
|                 |                       | Note 3                                          | V <sub>SS</sub>    |      | V <sub>SS</sub> +2   | ٧        |
| ILI             | Input leakage current | V <sub>I</sub> = +12.6V T <sub>amb</sub> = 25°C |                    |      | 10                   | μА       |
| 10010           | SIGNAL OUTDUTS        |                                                 |                    |      |                      |          |

#### LOGIC SIGNAL OUTPUTS

Parameter

| RON             | Output resistance with respect to V <sub>SS</sub> |                                                       |                      | 300                  | 500                  | Ω  |
|-----------------|---------------------------------------------------|-------------------------------------------------------|----------------------|----------------------|----------------------|----|
| R <sub>ON</sub> | Output resistance with respect to V <sub>DD</sub> | V <sub>OUT</sub> = V <sub>DD</sub> -1<br>(driver off) |                      | 15                   | 25                   | kΩ |
| V <sub>OH</sub> | Output high voltage                               |                                                       | V <sub>DD</sub> -0.4 |                      | V <sub>DD</sub>      | ٧  |
| VOL             | Output low voltage                                |                                                       |                      | V <sub>SS</sub> +0.2 | V <sub>SS</sub> +0.4 | V  |

#### **POWER DISSIPATION**

| 1 |     |                |                         |    |            |    | 1 |
|---|-----|----------------|-------------------------|----|------------|----|---|
|   | IDD | Supply current | T <sub>amb</sub> = 25°C | 30 | <b>4</b> 5 | mA | I |

# ANALOG SIGNAL OUTPUTS (the external load must be connected to $V_{\rm DD}/2$ )

| Іон | Output current with respect to V <sub>DD</sub> /2 | Outputs loaded with 1 K $\Omega$ resistor versus $V_{DD}/2$ | 8  | 20  | μА |
|-----|---------------------------------------------------|-------------------------------------------------------------|----|-----|----|
| loL | Output current with respect to V <sub>SS</sub>    | Outputs loaded with 1 K $\Omega$ resistor versus $V_{DD}/2$ | -8 | -20 | μА |

Note 1: Refers only to the clock inputs.

Note 2: Refers only to the inputs from the external memory.

Note 3: Refers only to the reset input.

# **DYNAMIC ELECTRICAL CHARACTERISTICS**

|                                 | Parameter                                    | Test conditions | Min. | Тур.    | Max. | Unit |
|---------------------------------|----------------------------------------------|-----------------|------|---------|------|------|
| MASTE                           | R CLOCK INPUT                                |                 |      |         |      |      |
| fi                              | Input clock frequency                        |                 | 800  | 1000.12 |      | KHz  |
| t <sub>r</sub> , t <sub>f</sub> | Input clock rise and fall time<br>10% to 90% | 1000.12 KHz     |      |         | 40   | ns   |
| ton, tof                        | f Input clock ON and OFF times               | 1000 KHz        |      | 500     |      | ns   |

## T.O.S. CLOCK INPUT

| f <sub>i</sub>                     | Input clock frequency                         |             | 100 | 1000.12 | 2500 | KHz |
|------------------------------------|-----------------------------------------------|-------------|-----|---------|------|-----|
| t <sub>r</sub> , t <sub>f</sub>    | Input clock rise and fall times<br>10% to 90% | 1000.12 KHz |     |         | 40   | ns  |
| <sup>t</sup> on <sup>, t</sup> off | Input clock ON and OFF times                  | 2000 KHz    |     | 250     |      | ns  |

# **TDS** and **TDB** OUTPUTS

| ton                             | Pulse duration                         | 1000 KHz | 9.216 | ms |
|---------------------------------|----------------------------------------|----------|-------|----|
| t <sub>r</sub> , t <sub>f</sub> | Outputs rise and fall times 10% to 90% | 1000 KHz | 100   | ns |

# **INPUT CLOCK WAVEFORM**



# FREQUENCY RANGE OF EACH OCTAVE (16', 8', 4' footages)



#### CONNECTION OF THE KEYBOARD AND CONTROL SWITCHES



Note: The switch "OPEN" corresponds to "KEY NOT PRESSED" or "CONTROL IN THE FIRST CONDITION" (see the drawing "MATRIX ORGANIZATION").







Note: MCK is the master clock input (matrix scanning),  $\varphi 1$ ,  $\varphi 2$ ,  $\varphi 3$  are internal phases to generate  $\overline{F1} \div \overline{F12}$ .



Note: The matrix scanning starts (after the power on reset) at the second arrival in output of F1 (\*) from B1 to B6 i continuous sequence.